## 7.23 Base MIPSzy + beq/bne

A designer can extend the base MIPSzy to support the beq (branch on equal) instruction. The designer might first modify the description to detect opcode 000100, with the actions being to load PC with the target address if the instruction's two RF regual values.

The designer can then modify the processor circuit to carry out those actions. The designer would extend the ADD compor output signal indicating whether the component's two data inputs are equal. Because the component now does more than designer might name the component ALU. An **ALU** (**arithmetic-logic unit**) is a combinational component that performs the arithmetic and logic operations needed by a processor, like add, subtract, compare, AND, etc. This ALU only does add and c equality.

The designer would also add a mux in front of the PC, with the new value coming from ir15\_0 with 00 appended and summ Finally, the designer would update the control logic to feed the two RF registers to the ALU, then control the PC mux based alu\_equal.





The bne (branch on not equal) is nearly identical, but with opcode 000101 (rather than 000100), and with comparison alu\_e than 1). No changes to the processor circuit are required; only the behavioral and control logic actions change.

PARTICIPATION ACTIVITY

7.23.2: Extending the base MIPSzy to support beq and bne instructions.

Consider the base MIPSzy extended to support beq and bne.

1) In the processor circuit, if the two register values being input to the ALU are 27 and 13, the ALU's eq output is

O

In the processor circuit, the beq (and bne) instruction forms the offset by appending's two 0's to ir15\_0, and sign extending to \_\_\_ bits total.

| 18                                                                                                                                                                                                           |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| <b>O</b> 32                                                                                                                                                                                                  |  |
| <ul><li>3) In the processor circuit, the offset is added with</li><li>O PC + 4</li><li>O the ALU's output</li></ul>                                                                                          |  |
| <ul> <li>4) If the two registers of a beq instruction have equal values, then alu_eq coming into the control logic will be 1. The control logic will thus set pc_s with</li> <li>O 0</li> <li>O 1</li> </ul> |  |
| <ul> <li>5) If the two registers of a bne instruction have equal values, then alu_eq coming into the control logic will be 1. The control logic will thus set pc_s with</li> <li>O 0</li> <li>O 1</li> </ul> |  |





Provide feedback on this section